Wiki

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

resources:fpga:xilinx:interposer:ad7693 [09 Oct 2012 13:52]
Alexandru.Tofan created
resources:fpga:xilinx:interposer:ad7693 [03 Jan 2013 20:42]
Line 1: Line 1:
-====== AD7693 FMC-SDP Interposer & Evaluation Board / Xilinx KC705 Reference Design ====== 
  
- 
-===== Supported Devices ===== 
- 
-  * [[adi>​AD7693]] 
- 
-===== Evaluation Boards ===== 
- 
-  * [[adi>​EVAL-AD7693SDZ]] 
- 
-====== Overview ====== 
- 
-This document presents the steps to setup an environment for using the **[[adi>​AD7693|EVAL-AD7693SDZ]]** evaluation board together with the Xilinx KC705 FPGA board and the Xilinx Embedded Development Kit (EDK). Below is presented a picture of the EVAL-AD7693SDZ Evaluation Board with the Xilinx KC705 board. 
- 
-{{ :​resources:​fpga:​xilinx:​interposer:​ad7946.jpg?​400 | EVAL-AD7693SDZ and Xilinx KC705 board}} 
- 
-{{page>​common_sdp}} 
- 
-Below is presented a picture of **SDP-B** Controller Board with the **EVAL-AD7693SDZ** Evaluation Board. 
- 
-{{ :​resources:​fpga:​xilinx:​interposer:​ad7946_sdp.jpg?​400 | SDP-B Controller Board and EVAL-AD7693SDZ }} 
- 
-The [[adi>​AD7693]] is a 16-bit, successive approximation analog-to-digital converter (ADC) that operates from a single power supply, VDD. It contains a low power, high speed, 16-bit sampling ADC with no missing codes, an internal conversion clock, and a versatile serial interface port. The reference voltage, VREF, is applied externally and can be set up to the supply voltage, VDD. On the CNV rising edge, it samples the voltage difference between the IN+ and IN− pins. The voltages on these pins swing in opposite phase between 0 V and VREF about VREF/2. Its power scales linearly with throughput. 
- 
-The EVAL-AD7693SDZ evaluation board is a member of a growing number of boards available for the SDP. It was designed to help customers evaluate performance or quickly prototype new AD7693 circuits and reduce design time.  
- 
-===== More information ===== 
-  * [[adi>​AD7693|AD7693 Product Info]] - pricing, samples, datasheet 
-  * [[adi>​static/​imported-files/​user_guides/​UG-340.pdf|EVAL-AD7693SDZ evaluation board user guide]] 
-  * [[http://​www.xilinx.com/​products/​boards-and-kits/​EK-K7-KC705-G.htm | Xilinx KC705 FPGA board]] 
- 
-====== Getting Started ====== 
- 
-The first objective is to ensure that you have all of the items needed and to install the software tools so that you are ready to create and run the evaluation project. 
- 
-===== Required Hardware ===== 
- 
-  * [[http://​www.xilinx.com/​products/​boards-and-kits/​EK-K7-KC705-G.htm | Xilinx KC705 FPGA board]] 
-  * FMC-SDP adapter board 
-  * **EVAL-AD7693SDZ** evaluation board 
- 
-===== Required Software ===== 
- 
-  * Xilinx ISE 13.2 
-  * A UART terminal (ex. TeraTerm / Hyperterminal). 
- 
-===== Downloads ===== 
- 
-  * {{:​resources:​fpga:​xilinx:​interposer:​ad7693_evalboard.zip|Reference Design Files}} 
- 
-The following table presents a short description the reference design archive contents. 
- 
-^ **Folder** ^ **Description** ^ 
-| Bit | Contains the KC705 configuration file that can be used to program the system for quick evaluation. | 
-| DataCapture | Contains the script used to read data from the ADC and save it into a file on the PC. | 
-| Hdl | Contains the HDL driver for the AD7693 ADC. | 
-| Microblaze | Contains the EDK 13.2 project for the Microblaze softcore that will be implemented in the KC705 FPGA. | 
-| Software | Contains the source files of the software project that will be run by the Microblaze processor.| 
- 
-====== Run the Demonstration Project ====== 
- 
-===== Hardware Setup ===== 
- 
-<note important>​Before connecting the ADI evaluation board to the Xilinx KC705 make sure that the VADJ_FPGA voltage of the KC705 is set to 3.3V. For more details on how to change the setting for VADJ_FPGA visit the Xilinx KC705 product page.</​note>​ 
- 
-  * Use the FMC-SDP interposer to connect the ADI evaluation board to the Xilinx KC705 board on the FMC LPC connector. 
-  * Connect the JTAG and UART cables to the KC705 and power up the FPGA board. 
-  * Start IMPACT, and double click “//​Boundary Scan//”. Right click and select //​Initialize Chain//. The program should recognize the Kintex 7 device (see screenshot below). 
-{{ :​resources:​fpga:​xilinx:​interposer:​impact_config.png?​300 }}  
-  * Program the KC705 FPGA using the "//​Bit/​download.bit//"​ file provided in the reference design archive. 
-  * Power the ADI evaluation board. 
-  * Start a UART terminal and set the baud rate to 115200 bps. 
- 
-At this point everything is set up and it is possible to start the evaluation of the ADI hardware. To capture data from the ADC run the //​data_capture.bat//​ script located in the //​DataCapture//​ folder from the reference design .zip file. Every time the script is run a new batch of 8192 samples are read from the ADC at the ADC's maximum sampling rate and saved into the //​Acquisition.csv//​ file located in the same folder as the data capture script. On the UART terminal messages will be displayed to show the status of the program running on the FPGA as shown in the picture below. 
- 
-{{ :​resources:​fpga:​xilinx:​interposer:​teraterm_adc.png?​400 }} 
- 
-<note tip>The first time the data capture script is run it is possible that an error will occur while the script is trying to connect to the system. Just run the script again and the error shouldn'​t appear anymore.</​note>​ 
- 
-====== More information ====== 
-{{page>​ez_common}} 
resources/fpga/xilinx/interposer/ad7693.txt · Last modified: 03 Jan 2013 20:42 (external edit)