Wiki

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Both sides previous revisionPrevious revision
Next revision
Previous revision
resources:eval:dpg:ad9154-ace-fmc-ebz [09 Aug 2022 05:25] – [Quick Start Guide] Shine Cabatanresources:eval:dpg:ad9154-ace-fmc-ebz [07 Feb 2023 09:22] (current) – Quick Start Guide Shine Cabatan
Line 5: Line 5:
 This user guide describes both the hardware and software setup needed to acquire data capture from [[adi>EVAL-AD9154|AD9154-FMC-EBZ]] evaluation board to characterize [[adi>AD9154]] 16-bit 2.4Gsps quad JESD204B signal processing RF Digital to Analog Converter. This user guide describes both the hardware and software setup needed to acquire data capture from [[adi>EVAL-AD9154|AD9154-FMC-EBZ]] evaluation board to characterize [[adi>AD9154]] 16-bit 2.4Gsps quad JESD204B signal processing RF Digital to Analog Converter.
  
-The [[adi>EVAL-AD9154|AD9154-FMC-EBZ]] is an FMC mezzanine card and connects to an [[adi>eval-ads7-v2|ADS7-V2]] or [[adi>eval-ads8-v1ebz|ADS8-V1]] data pattern generator system. The ADS7-V2/ADS8-V1 automatically formats the data and sends it to the AD9154-FMC-EBZ via its JESD204B lanes. +12V, +3.3V, and VADJ power supply rails are provided by the ADS7-V2/ADS8-V1 system via the FMC connector P1. A clock distribution chip AD9516 is included on this EVB as a clock fan-out and frequency divider for the DACCLK, JESD204B SYSREF signals, and a GBTCLK clock used by the ADS7-V2/ADS8-V1. There is also an FMC standard I2C bus that is used by the ADS7-V2/ADS8-V1 to identify the AD9154-FMC-EBZ. This I2C interface is implemented in software in the AD9154-FMC-EBZ PIC processor (XU1). All ADS7-V2/ADS8-V1 to/from AD9154-FMC-EBZ interface signals are connected via the FMC connector P1.+The [[adi>EVAL-AD9154|AD9154-FMC-EBZ]] is an FMC mezzanine card and connects to an [[adi>eval-ads7-v2|ADS7-V2]] data pattern generator system. The ADS7-V2 automatically formats the data and sends it to the AD9154-FMC-EBZ via its JESD204B lanes. +12V, +3.3V, and VADJ power supply rails are provided by the ADS7-V2 system via the FMC connector P1. A clock distribution chip AD9516 is included on this EVB as a clock fan-out and frequency divider for the DACCLK, JESD204B SYSREF signals, and a GBTCLK clock used by the ADS7-V2. There is also an FMC standard I2C bus that is used by the ADS7-V2 to identify the AD9154-FMC-EBZ. This I2C interface is implemented in software in the AD9154-FMC-EBZ PIC processor (XU1). All ADS7-V2 to/from AD9154-FMC-EBZ interface signals are connected via the FMC connector P1.
  
 ===== Typical Setup ===== ===== Typical Setup =====
  
-<WRAP centeralign> {{ :resources:eval:dpg:ad9154-fmc-ebz_setup_with_labels.png?600 |}}//Figure 1aAD9152-FMC-EBZ Setup with ADS7-V2EBZ//</WRAP> +<WRAP centeralign> {{ :resources:eval:dpg:ad9154-fmc-ebz_setup_with_labels.png?600 |}}//Figure 1AD9154-FMC-EBZ Setup with ADS7-V2EBZ//</WRAP>
- +
-<WRAP centeralign> {{ :resources:eval:dpg:ad9154-fmc-ebz_setup2_with_labels.jpg?600 |}}//Figure 1b. AD9152-FMC-EBZ Setup with ADS8-V1EBZ//</WRAP>+
  
 <note tip>Tip: Click on any picture in this guide to open an enlarged version.</note> <note tip>Tip: Click on any picture in this guide to open an enlarged version.</note>
Line 22: Line 20:
   * [[:resources:eval:dpg:ads7|ADS7-V1/-V2 for High-Speed DAC Evaluation]]   * [[:resources:eval:dpg:ads7|ADS7-V1/-V2 for High-Speed DAC Evaluation]]
   * Datasheet: [[adi>media/en/technical-documentation/data-sheets/AD9154.pdf|AD9154]]   * Datasheet: [[adi>media/en/technical-documentation/data-sheets/AD9154.pdf|AD9154]]
-  * IBIS Model: [[ibis>ad9152bcpz|AD9152]]+  * IBIS Model: [[ibis>ad9154bcpz|AD9154]]
   * AMI Model: [[https://form.analog.com/Form_Pages/securedownloads/designFilePackage.aspx?prodID=AD9144-9152-9154-9135-9136|AD9144/AD9152/AD9154/AD9135/AD9136]]   * AMI Model: [[https://form.analog.com/Form_Pages/securedownloads/designFilePackage.aspx?prodID=AD9144-9152-9154-9135-9136|AD9144/AD9152/AD9154/AD9135/AD9136]]
-  * Schematic: {{:resources:eval:dpg:ad9152-fmc-ebz_reva_schematic.pdf|RevA}} +  * Schematic: {{:resources:eval:dpg:ad9154-fmc-ebz_reva_schematic.pdf|RevA}} 
-  * Bill of Materials: {{:resources:eval:dpg:ad9152-fmc-ebz_reva_bom.xlsx|RevA}} +  * Bill of Materials: {{:resources:eval:dpg:ad9154-fmc-ebz_reva_bom.xls|RevA}} 
-  * PCB Gerber Files: {{:resources:eval:dpg:ad9152-fmc-ebz_reva_gerber_files.zip|RevA}} +  * PCB Gerber Files: {{:resources:eval:dpg:ad9154-fmc-ebz_reva_gerber_files.zip|RevA}} 
-  * PCB BRD File: {{:resources:eval:dpg:ad9152-fmc-ebz_reva.zip|RevA}} +  * PCB BRD File: {{:resources:eval:dpg:ad9154-fmc-ebz_reva.zip|RevA}} 
-  * PCB Layout PDF: {{:resources:eval:dpg:ad9152-fmc-ebz_reva_layout.pdf|RevA}}+  * PCB Layout PDF: {{:resources:eval:dpg:ad9154-fmc-ebz_reva_layout.pdf|RevA}}
  
 ===== Software Needed ===== ===== Software Needed =====
Line 36: Line 34:
   * [[adi>plugins/ace/board.ad9154.1.2020.4400.acezip|AD9154 ACE Plugin]]   * [[adi>plugins/ace/board.ad9154.1.2020.4400.acezip|AD9154 ACE Plugin]]
  
-<note important>**Known Issue:** ACE may fail to detect HS-DAC boards, details [[resources:tools-software:ace:knownissues#high-speed_dac_eval_boards_are_not_discovered|here]].</note>+<note important> 
 +  * Do not install ACE on a computer with DAC Software Suite. 
 +  * **Known Issue:** ACE may fail to detect HS-DAC boards, details [[resources:tools-software:ace:knownissues#high-speed_dac_eval_boards_are_not_discovered|here]]. 
 +</note>
  
 ===== Hardware Needed ===== ===== Hardware Needed =====
Line 42: Line 43:
   * [[adi>EVAL-AD9154|AD9154-FMC-EBZ]] Evaluation Board which comes with:   * [[adi>EVAL-AD9154|AD9154-FMC-EBZ]] Evaluation Board which comes with:
      * USB-A to USB-Mini Cable      * USB-A to USB-Mini Cable
-  * [[:resources:eval:ads7-v2|ADS7-V2EBZ]] or [[:resources:eval:ads8-v1|ADS8-V1EBZ]] Evaluation Kit which includes:+  * [[:resources:eval:ads7-v2|ADS7-V2EBZ]] Evaluation Kit which includes:
      * 12V 60W AC/DC Power Supply      * 12V 60W AC/DC Power Supply
      * Power Cord      * Power Cord
Line 53: Line 54:
 ===== Quick Start Guide ===== ===== Quick Start Guide =====
  
-  - Attach AD9144-FMC-EBZ onto the FMC connector of ADS7-V2 or ADS8-V1 controller board. Connect the evaluation board to PC via USB, the continuous waveform generator output to J1, one of the DAC outputs to a spectrum/signal analyzer and the rest to an oscilloscope. Connect ADS7-V2/ADS8-V1 to PC via USB and to a 12V 60W AC/DC power supply, then switch the board ON using S1 beside the connector for 12V supply. Refer to Typical Setup section for pictures of actual evaluation setup.+  - Attach AD9154-FMC-EBZ onto the FMC connector of ADS7-V2 controller board. Connect the evaluation board to PC via USB, the continuous waveform generator output to J1, one of the DAC outputs to a spectrum/signal analyzer and the rest to an oscilloscope. Connect ADS7-V2 to PC via USB and to a 12V 60W AC/DC power supply, then switch the board ON using S1 beside the connector for 12V supply. Refer to Typical Setup section for pictures of actual evaluation setup.
   - Set the frequency of the continuous waveform generator output to **1.5 GHz** and the output level to **+3 dBm**. Enable the output.<WRAP centeralign>{{ :resources:eval:dpg:ad9154-fmc-ebz_dpg_board_detect_ads7.png?600 |}}//Figure 2. ADS7-V2 and AD9154 detected in DPG Software//</WRAP>   - Set the frequency of the continuous waveform generator output to **1.5 GHz** and the output level to **+3 dBm**. Enable the output.<WRAP centeralign>{{ :resources:eval:dpg:ad9154-fmc-ebz_dpg_board_detect_ads7.png?600 |}}//Figure 2. ADS7-V2 and AD9154 detected in DPG Software//</WRAP>
   - Start DPG Lite or DPG Downloader. A panel named after the detected controller board should appear at the bottom of the DPG window. The device on the evaluation board and the data interface should also be automatically detected by the software and shown at **Evaluation Board** and **Port Configuration**, respectively. See Figure 2.<WRAP centeralign>{{ :resources:eval:dpg:ad9154-fmc-ebz_ace_board_detect_ads7.png?600 |}}//Figure 3. AD9154-FMC-EBZ detected in ACE//</WRAP>   - Start DPG Lite or DPG Downloader. A panel named after the detected controller board should appear at the bottom of the DPG window. The device on the evaluation board and the data interface should also be automatically detected by the software and shown at **Evaluation Board** and **Port Configuration**, respectively. See Figure 2.<WRAP centeralign>{{ :resources:eval:dpg:ad9154-fmc-ebz_ace_board_detect_ads7.png?600 |}}//Figure 3. AD9154-FMC-EBZ detected in ACE//</WRAP>
-  - Open ACE. The board will automatically be recognized by the software as shown in Figure 3. Otherwise, install the plugin for AD9154 evaluation board by following the steps in this page: [[:resources:tools-software:ace:userguide:quickstart|Quickstart - ACE Quickstart and Plug-in Installation]]. <WRAP centeralign>{{ :resources:eval:dpg:ad9154-fmc-ebz_ace_configuration_wizard_ads7.png?600 |}}//Figure 4. ACE Initial Configuration Wizard//</WRAP><WRAP centeralign>{{ :resources:eval:dpg:ad9154-fmc-ebz_ace_chipview_ads7.png?600 |}}//Figure 5. ACE Initial Configuration Wizard//</WRAP>+  - Open ACE. The board will automatically be recognized by the software as shown in Figure 3. Otherwise, install the plugin for AD9154 evaluation board by following the steps in this page: [[:resources:tools-software:ace:userguide:quickstart|Quickstart - ACE Quickstart and Plug-in Installation]]. <WRAP centeralign>{{ :resources:eval:dpg:ad9154-fmc-ebz_ace_configuration_wizard_ads7.png?600 |}}//Figure 4. ACE Initial Configuration Wizard//</WRAP><WRAP centeralign>{{ :resources:eval:dpg:ad9154-fmc-ebz_ace_chipview_ads7.png?600 |}}//Figure 5. ACE AD9154 Chipview Tab//</WRAP>
   - In ACE, apply the configuration wizard settings enumerated below and shown in Figure 4. JESD204B PLL should lock and the indicator should turn green.   - In ACE, apply the configuration wizard settings enumerated below and shown in Figure 4. JESD204B PLL should lock and the indicator should turn green.
     * **Links:** Single Link     * **Links:** Single Link
Line 71: Line 72:
     * **Unsigned Data:** unchecked     * **Unsigned Data:** unchecked
     * **Generate Complex Data (I & Q):** checked     * **Generate Complex Data (I & Q):** checked
-  - In the ADS7-V2 or ADS8-V1 panel in the DPG window, configure **Data Playback** by selecting tones for the DAC outputs from each dropdown menu. Set **JESD Mode** to Mode 0, **Links** to Single, and **Subclass** to 0. +  - In the ADS7-V2 panel in the DPG window, configure **Data Playback** by selecting tones for the DAC outputs from each dropdown menu. Set **JESD Mode** to Mode 0, **Links** to Single, and **Subclass** to 0. <WRAP centeralign>{{ :resources:eval:dpg:ace_ad9154_fmc_180msa.png?600 |}}//Figure 7. AD9154 DAC Output FFT for Data Rate = 750 MHzFOUT 180 MHz//</WRAP><WRAP centeralign>{{ :resources:eval:dpg:9154_fmcfigure_8_scope.png?600 |}}//Figure 8Oscilloscope Capture of Other DAC Outputs//</WRAP> 
-  - Press the download arrow ({{:resources:eval:dpg:9154_down_arrow.png}}) then the play button ({{:resources:eval:dpg:9154_right_green_arrow.png}}). **Serial Line Rate** should appear as 7.5 Gbps and **Sync Status** should have a check mark. +  - Press the download arrow ({{:resources:eval:dpg:9154_down_arrow.png}}) then the play button ({{:resources:eval:dpg:9154_right_green_arrow.png}}). As in Figure 6, **Serial Line Rate** should appear as 7.5 Gbps and **Sync Status** should have a check mark. FFT plot of one of the DAC outputs is shown in Figure 7 while the oscilloscope capture of the other outputs is Figure 8.
-===== Hardware Setup ===== +
- Figure 1 shows the block diagram of the set-up.   +
-<WRAP center> +
-{{:resources:eval:dpg:9154fmc_figure_1_lab_block_diagram.png?nolink|}} +
-Figure 1 AD9154-FMC-EBZ Lab Block Diagram +
-{{:resources:eval:dpg:9154_fmc_figure_2_photo.png?nolink|}} +
-| Figure 2.  Top and Bottom view of AD9154-FMC-EBZ +
-</WRAP>  +
-A spectrum analyzer should be connected to the EVB SMA connector J4. Connect SMA connectors J5J14 and J17 of the EVB to an oscilloscope. The evaluation board connects to the ADS7 through the connector P1. The PC should be connected to the EVB using the mini-USB connector XP2. Figure 1 shows a block diagram of the set-up. +
- +
-=== Clock input: ===   +
-A low phase noise high frequency clock source should be connected to the SMA connector J1. As seen in the schematic of AD9154-FMC-EBZ, the onboard clock input to J1 is split between the AD9154 and the onboard AD9516 clock fanout buffer, routed to its CLK pins (labeled "FIN" in ACE). A number of clocking options are available on the AD9154-FMC-EBZ: +
-  - direct DACCLK signal to the AD9154. The DACCLK is also routed to the AD9516's CLK pins ("FIN") to generate the bitrate/40 clock that is needed to establish a JESD204B link. +
-  - a reference clock to the AD9154's DACCLK PLL. In this case, the reference must be high enough to allow AD9516 to divide down FIN to the correct bitrate/40 rate. The bitrate is the lanerate of the JESD204B SERDES.  +
- +
-The AD9516 generates the bitrate/40 needed to establish a JESD204B link. If a JESD204B link needs to be established, it is best to supply J1 with a frequency equal to the target DACCLK. This will guarantee that FIN is high enough to generate BR/40 at the correct rate. AD9516 can then generate the reference to the AD9154's DACCLK PLL.  +
- +
-If option #1 is needed, the J1 input is split between the AD9154 and the AD9516.  +
- +
-If option #2 is needed, AD9154 may receive a reference clock either from the AD9516, as a divided down version of FIN, or directly from the J1 pin. In either case, the J1 input must be high enough to guarantee that the AD9516 can generate a bitrate/40 clock.     +
- +
- +
-===== Getting Started ===== +
-The PC software is included in the CD shipped with the EVB. The installation will include the software as well as all the AD9154 EVB files including schematic, board layout, datasheet, this quick start guide and other files.  +
-==== Initial Set-Up ==== +
-1. Install the customer evaluation board software and support files, including DPGDownloader and ACE GUI on your PC. Follow the instructions in the installation wizard and use the default (recommended) installation settings.  \\ \\ +
-2. Plug the AD9154-FMC-EBZ into port FMC_1 of the ADS7 System. Use a USB cable to connect the EVB to your PC and connect the lab equipment to the EVB as shown in Figure 1. \\ \\ +
-3. Connect the ADS7 unit to your PC via USB and turn on the ADS7.  \\ \\    +
-4.      Connect SMA connector J5 to a spectrum analyzer, connect SMA connectors J17, J4 and J14 to an oscilloscope.  \\ \\    +
-==== Single Tone Demonstration ==== +
-=== Single Tone Demo Lab Bench Configuration Procedure:=== +
- +
-These settings configure the AD9154 to output a 180Mhz 0dbFS sine wave using the ADS7 on all four AD9154 DACs.  +
- +
-- Configure the hardware according to the hardware set-up instructions given in the Hardware Setup section above. Set the frequency of the DAC clock signal generator to 1500MHz, and the output level to 3dBm. The spectrum analyzer can be configured as shown in Figure 8 with a resolution bandwidth of 300kHz. Choose an Input Attenuation of 22dB. +
- +
-<WRAP center> +
- +
-{{:resources:eval:dpg:ad9144:9154_fmcfigure_6_start_dpg.png?nolink|}} +
-|    Figure 3Initial DPG Downloader Panel  | +
-</WRAP> +
-=== Single Tone Demo Hardware and Software Start Up Procedure:=== +
-1. Run DPG Downloader from Start->Analog Devices->DPG->DPG Downloader.  The DPG Downloader GUI will say Evaluation Board: AD9154 and Port Configuration: JESD204B as shown in Figure 3. At this point, the ADS7 FMC power supplies will be turned on. Powering the EVB.\\ \\ +
- +
-<WRAP center> +
-2. Open ACE from Start->Analog Devices->ACE. ACE will come up and display the initial ACE page shown in figure 4a.  \\ \\ +
-3. Press the AD9154 icon and populate the AD9154 initialization wizard as shown in figure 4b, JESD mode 0, Interpolation 2. Leave all other settings in their default state. Press rhe APPLY button. JESD204B PLL lock will turn green as shown in figure 4c. Press the AD9154 icon in the initialization wizard tab. The AD9154 block diagram view will appear populated as shown in figure 4d.\\ \\ +
-<WRAP center>  +
-{{:resources:eval:dpg:9154_fmc_figure6ace.png?nolink|}} +
-|  Figure 4a. Initial ACE page for AD9154-FMC-EBZ +
-{{:resources:eval:dpg:9154_fmc_figure6bace.png?nolink|}} +
-|  Figure 4b. ACE AD9154 Initialization Wizard tab with selections made  | +
-{{:resources:eval:dpg:9154_fmc_figure6cace.png?nolink|}} +
-|  Figure 4c. ACE AD9154 Initialization Wizard tab after pressing APPLY  | +
-{{:resources:eval:dpg:9154_fmc_figure6dace.png?nolink|}} +
-|  Figure 4d. ACE AD9154 Block Diagram View after Initialization +
-</WRAP> +
-4. In DPG Downloader Window Select Single Tone under the Add Generated Waveforms Tab. Set Data Rate: 750Mhz, Desired Frequency: 180Mhz, Amplitude: 0dbFS, Uncheck Unsigned Data, Check Generate Complex Data (I&Q) +
- +
-5. Select JESD Mode: Mode 0, Select Subclass 0 +
- +
-6. Populate the data playback selections for each DAC output as shown in Figure 5.  +
- +
-7. Click Download button and click Play button. The signals shown in figures and 7 will appear on the DAC outputs (J17, J4, J5, and J14), Serial Line Rate will be 7.5Gbps. The green SYNC check mark indicates that the JESD204B link is up and running. +
- +
- +
-<WRAP center> +
-{{:resources:eval:dpg:ad9154_ace_figure5.png?nolink|}} +
-|  Figure 5. AD9154-FMC-EBZ Fully Configured DPG Downloader Display +
-</WRAP> +
- +
-8. Here’s what you will see on DAC0, DAC1, and DAC3 on the scope \\ \\ +
- +
-  +
- +
-<WRAP center> +
- +
- +
-9. Here is what you will see at the output of DAC2 on the Spectrum Analyzer. +
- +
-{{:resources:eval:dpg:ace_ad9154_fmc_180msa.png?nolink|}} +
- +
-|  Figure 6DAC Output Spectrum Analyzer Display +
-</WRAP>+
  
-{{:resources:eval:dpg:9154_fmcfigure_8_scope.png?nolink|}} 
-|   Figure 7. DAC Outputs Scope Display  | 
resources/eval/dpg/ad9154-ace-fmc-ebz.1660015526.txt.gz · Last modified: 09 Aug 2022 05:25 by Shine Cabatan